Part Number Hot Search : 
AP2625Y EPS13 AX9311 XXXXXX 1N5222 AP2625Y 04304 UPD75
Product Description
Full Text Search
 

To Download M28W640C-ZBT Datasheet File

  If you can't view the Datasheet, Please click here to try to view without PDF Reader .  
 
 


  Datasheet File OCR Text:
  1/54 preliminary data november 2001 this is preliminary information on a new product now in development or undergoing evaluation. details are subject to change without notice. m28w640ct m28w640cb 64 mbit (4mb x16, boot block) 3v supply flash memory features summary n supply voltage Cv dd = 2.7v to 3.6v core power supply Cv ddq = 1.65v to 3.3v for input/output Cv pp = 12v for fast program (optional) n access time C 3.0v to 3.6v: 80ns C 2.7v to 3.6v: 90ns n programming time: C 10s typical C double word programming option C quadruple word programming option n common flash interface n memory blocks C parameter blocks (top or bottom location) C main blocks n block locking C all blocks locked at power up C any combination of blocks can be locked Cwp for block lock-down n security C 128 bit user programmable otp cells C 64 bit unique device identifier C one parameter block permanently lockable n automatic stand-by mode n program and erase suspend n 100,000 program/erase cycles per block n electronic signature C manufacturer code: 20h C top device code, m28w640ct: 8848h C bottom device code, m28w640cb: 8849h figure 1. packages tsop48 (n) 12 x 20mm fbga tfbga48 (zb) 8 x 6 ball array
m28w640ct, m28w640cb 2/54 table of contents summarydescription...........................................................5 figure2.logicdiagram ..........................................................5 table 1. signal names . . . ........................................................5 figure 3. tsop connections .......................................................6 figure 4. tfbga connections (top view through package) . ..............................7 figure5.blockaddresses.........................................................8 figure6.securityblockmemorymap................................................8 signaldescriptions............................................................9 addressinputs(a0-a21). .........................................................9 data input/output (dq0-dq15). . . ..................................................9 chipenable(e). ................................................................9 output enable (g). ..............................................................9 write enable (w). . ..............................................................9 writeprotect(wp)...............................................................9 reset(rp). ....................................................................9 v dd supply voltage (2.7v to 3.6v) ..................................................9 v ddq supply voltage (1.65v to v dd ).................................................9 v pp programsupplyvoltage ......................................................9 v ss ground. ...................................................................9 busoperations................................................................10 read. ........................................................................10 write.........................................................................10 outputdisable.................................................................10 standby. . ....................................................................10 automatic standby. .............................................................10 reset. .......................................................................10 read electronic signature command ...............................................11 table2.busoperations.........................................................10 commandinterface ...........................................................11 readmemoryarraycommand....................................................11 readstatusregistercommand...................................................11 read electronic signature command ...............................................11 readcfiquerycommand.......................................................11 blockerasecommand..........................................................11 programcommand.............................................................11 double word program command . .................................................12 clearstatusregistercommand...................................................12 program/erase suspend command ................................................12 program/eraseresumecommand ................................................12 protectionregisterprogramcommand.............................................13 blocklock-downcommand......................................................13
3/54 m28w640ct, m28w640cb table3.commands ............................................................14 table4.readelectronicsignature.................................................14 table 5. read block lock signature ................................................15 table6.readprotectionregisterandlockregister ..................................15 table7.program,erasetimesandprogram/eraseendurancecycles ....................16 blocklocking.................................................................16 lockedstate..................................................................16 unlockedstate ................................................................16 lock-downstate...............................................................17 reading a blocks lock status . . . .................................................16 lockingoperationsduringerasesuspend ..........................................17 table8.blocklockstatus .......................................................17 table9.protectionstatus........................................................18 statusregister...............................................................19 program/erasecontrollerstatus(bit7) .............................................19 erase suspend status (bit 6) .....................................................19 erasestatus(bit5).............................................................19 programstatus(bit4)...........................................................19 v pp status(bit3)...............................................................19 programsuspendstatus(bit2)...................................................19 blockprotectionstatus(bit1).....................................................20 reserved(bit0)................................................................20 table10.statusregisterbits.....................................................20 maximumrating................................................................21 table11.absolutemaximumratings...............................................21 dcandacparameters .........................................................22 table 12. operating and ac measurement conditions ..................................22 figure7.acmeasurementi/owaveform ...........................................22 figure 8. ac measurement load circuit . . . ..........................................22 table 13. capacitance ...........................................................22 table14.dccharacteristics......................................................23 figure9.readacwaveforms....................................................24 table15.readaccharacteristics.................................................24 figure 10. write ac waveforms, write enable controlled . . .............................25 table 16. write ac characteristics, write enable controlled .............................26 figure11.writeacwaveforms,chipenablecontrolled................................27 table17.writeaccharacteristics,chipenablecontrolled .............................28 figure12.power-upandresetacwaveforms.......................................29 table18.power-upandresetaccharacteristics ....................................29 package mechanical . . . .......................................................30
m28w640ct, m28w640cb 4/54 figure13.tsop48-48leadplasticthinsmalloutline,12x20mm,packageoutline ........30 table 19. tsop48 - 48 lead plastic thin small outline, 12 x 20mm, package mechanical data . 30 figure14.tfbga48-8x6ballarray,0.75mmpitch,bottomviewpackageoutline .........31 table20.tfbga48-8x6ballarray,0.75mmpitch,packagemechanicaldata.............31 figure 15. tfbga48 daisy chain - package connections (top view through package) ........32 figure 16. tfbga48 daisy chain - pcb connections proposal (top view through package) ....32 partnumbering ...............................................................33 table21.orderinginformationscheme.............................................33 table22.daisychainorderingscheme ............................................33 revisionhistory...............................................................34 table23.documentrevisionhistory...............................................34 appendix a. block address tables . . ..........................................35 table 24. top boot block addresses, m28w640ct ....................................35 table25.bottombootblockaddresses,m28w640cb.................................37 appendixb.commonflashinterface(cfi) .....................................39 table26.querystructureoverview................................................39 table 27. cfi query identification string . . ..........................................39 table28.cfiquerysysteminterfaceinformation.....................................40 table29.devicegeometrydefinition...............................................41 table 30. primary algorithm-specific extended query table .............................42 table31.securitycodearea.....................................................43 appendix c. flowcharts and pseudo codes ....................................44 figure 17. program flowchart and pseudo code . . ....................................44 figure 18. double word program flowchart and pseudo code ...........................45 figure 19. quadruple word program flowchart and pseudo code . .......................46 figure 20. program suspend & resume flowchart and pseudo code .....................47 figure 21. erase flowchart and pseudo code ........................................48 figure 22. erase suspend & resume flowchart and pseudo code. .......................49 figure 23. locking operations flowchart and pseudo code .............................50 appendixd.commandinterfaceandprogram/erasecontrollerstate.......52 table32.writestatemachinecurrent/next,sheet1of2................................52 table33.writestatemachinecurrent/next,sheet2of2................................53
5/54 m28w640ct, m28w640cb summary description the m28w640c is a 64 mbit (4 mbit x 16) non-vol- atileflashmemorythatcanbeerasedelectrically at the block level and programmed in-system on a word-by-word basis. these operations can be performed using a single low voltage (2.7 to 3.6v) supply. v ddq allows to drive the i/o pin down to 1.65v. an optional 12v v pp power supply is pro- vided to speed up customer programming. the device features an asymmetrical blocked ar- chitecture. the m28w640c has an array of 135 blocks: 8 parameter blocks of 4 kword and 127 main blocks of 32 kword. m28w640ct has the parameter blocks at the top of the memory ad- dress space while the m28w640cb locates the parameter blocks starting from the bottom. the memory maps are shown in figure 5, block ad- dresses. the m28w640c features an instant, individual block locking scheme that allows any block to be locked or unlocked with no latency, enabling in- stant code and data protection. all blocks have three levels of protection. they can be locked and locked-down individually preventing any acciden- tal programming or erasure. there is an additional hardware protection against program and erase. when v pp v pplk all blocks are protected against program or erase. all blocks are locked at power up. each block can be erased separately. erase can be suspended in order to perform either read or program in any other block and then resumed. program can be suspended to read data in any other block and then resumed. each block can be programmed and erased over 100,000 cycles. the device includes a 192 bit protection register and a security block to increase the protection of a system design. the protection register is divid- ed into a 64 bit segment and a 128 bit segment. the 64 bit segment contains a unique device num- ber written by st, while the second one is one- time-programmable by the user. the user pro- grammable segment can be permanently protect- ed. the security block, parameter block 0, can be permanently protected by the user. figure 6, shows the security block memory map. program and erase commands are written to the command interface of the memory. an on-chip program/erase controller takes care of the tim- ings necessary for program and erase operations. the end of a program or erase operation can be detected and any error conditions identified. the command set required to control the memory is consistent with jedec standards. thememoryisofferedintsop48(12x20mm) and tfbga48 (0.75mm pitch) packages and is suppliedwithallthebitserased(setto1). figure 2. logic diagram table 1. signal names a0-a21 address inputs dq0-dq15 data input/output e chip enable g output enable w write enable rp reset wp write protect v dd core power supply v ddq power supply for input/output v pp optional supply voltage for fast program & erase v ss ground nc not connected internally ai04378 22 a0-a21 w dq0-dq15 v dd m28w640ct m28w640cb e v ss 16 g rp wp v ddq v pp
m28w640ct, m28w640cb 6/54 figure 3. tsop connections dq3 dq9 dq2 a6 dq0 w a3 dq6 a8 a9 dq13 a17 a10 dq14 a2 dq12 dq10 dq15 v dd dq4 dq5 a7 dq7 v pp wp ai04379 m28w640ct m28w640cb 12 1 13 24 25 36 37 48 dq8 a20 a19 a1 a18 a4 a5 dq1 dq11 g a12 a13 a16 a11 v ddq a15 a14 v ss e a0 rp v ss a21
7/54 m28w640ct, m28w640cb figure 4. tfbga connections (top view through package) ai04380 c b a 8 7 6 5 4 3 2 1 e d f a4 a7 v pp a8 a11 a13 a0 e dq8 dq5 dq14 a16 v ss dq0 dq9 dq3 dq6 dq15 v ddq dq1 dq10 v dd dq7 v ss dq2 a2 a5 a17 w a10 a14 a1 a3 a6 a9 a12 a15 rp a18 dq4 dq13 g dq12 dq11 wp a19 a20 a21
m28w640ct, m28w640cb 8/54 figure 5. block addresses note: also see appendix a, tables 24 and 25 for a full listing of the block addresses. figure 6. security block memory map ai04386 4 kwords 3fffff 3ff000 32 kwords 00ffff 008000 32 kwords 007fff 000000 m28w640ct top boot block addresses 4 kwords 3f8fff 3f8000 32 kwords 3f0000 3f7fff total of 8 4 kword blocks total of 127 32 kword blocks 4 kwords 3fffff 3f8000 32 kwords 32 kwords 000fff 000000 m28w640cb bottom boot block addresses 4 kwords 3f7fff 00ffff 32 kwords 3f0000 008000 total of 127 32 kword blocks total of 8 4 kword blocks 007fff 007000 ai04397 parameter block # 0 user programmable otp unique device number protection register lock 2 1 0 8ch 85h 84h 81h 80h
9/54 m28w640ct, m28w640cb signal descriptions see figure 2 logic diagram and table 1,signal names, for a brief overview of the signals connect- ed to this device. address inputs (a0-a21). the address inputs select the cells in the memory array to access dur- ing bus read operations. during bus write opera- tions they control the commands sent to the command interface of the internal state machine. data input/output (dq0-dq15). the data i/o outputs the data stored at the selected address during a bus read operation or inputs a command orthedatatobeprogrammedduringawritebus operation. chip enable (e ). the chip enable input acti- vates the memory control logic, input buffers, de- coders and sense amplifiers. when chip enable is at v il and reset is at v ih the device is in active mode. when chip enable is at v ih the memory is deselected, the outputs are high impedance and the power consumption is reduced to the stand-by level. output enable (g ). the output enable controls data outputs during the bus read operation of the memory. writeenable(w ). the write enable controls the bus write operation of the memorys command interface. the data and address inputs are latched ontherisingedgeofchipenable,e,orwriteen- able, w , whichever occurs first. write protect (wp ). write protect is an input that gives an additional hardware protection for each block. when write protect is at v il , the lock- down is enabled and the protection status of the block cannot be changed. when write protect is at v ih , the lock-down is disabled and the block can be locked or unlocked. (refer to table 6, read pro- tection register and protection register lock). reset (rp ). the reset input provides a hard- wareresetofthememory.whenresetisatv il , the memory is in reset mode: the outputs are high impedance and the current consumption is mini- mized. after reset all blocks are in the locked state. when reset is at v ih , the device is in normal operation. exiting reset mode the device enters read array mode, but a negative transition of chip enable or a change of the address is required to ensure valid data outputs. v dd supply voltage (2.7v to 3.6v). v dd pro- vides the power supply to the internal core of the memory device. it is the main power supply for all operations (read, program and erase). v ddq supply voltage (1.65v to v dd ). v ddq provides the power supply to the i/o pins and en- ables all outputs to be powered independently from v dd .v ddq canbetiedtov dd or can use a separate supply. v pp program supply voltage. v pp is both a control input and a power supply pin. the two functions are selected by the voltage range ap- plied to the pin. the supply voltage v dd and the program supply voltage v pp canbeappliedin any order. if v pp is kept in a low voltage range (0v to 3.6v) v pp is seen as a control input. in this case a volt- age lower than v pplk gives an absolute protection against program or erase, while v pp >v pp1 en- ables these functions (see table 14, dc charac- teristics for the relevant values). v pp is only sampled at the beginning of a program or erase; a change in its value after the operation has started does not have any effect on program or erase, however for double or quadruple word program the results are uncertain. if v pp is in the range 11.4v to 12.6v it acts as a power supply pin. in this condition v pp must be stable until the program/erase algorithm is com- pleted (see table 16 and 17). v ss ground. v ss is the reference for all voltage measurements. note: each device in a system should have v dd ,v ddq and v pp decoupled with a 0.1f ca- pacitor close to the pin. see figure 8, ac mea- surement load circuit. the pcb trace widths should be sufficient to carry the required v pp program and erase currents.
m28w640ct, m28w640cb 10/54 bus operations there are six standard bus operations that control the device. these are bus read, bus write, out- put disable, standby, automatic standby and re- set. see table 2, bus operations, for a summary. typically glitches of less than 5ns on chip enable or write enable are ignored by the memory and do not affect bus operations. read. read bus operations are used to output the contents of the memory array, the electronic signature, the status register and the common flash interface. both chip enable and output en- ablemustbeatv il in order to perform a read op- eration. the chip enable input should be used to enable the device. output enable should be used to gate data onto the output. the data read de- pends on the previous command written to the memory (see command interface section). see figure 9, read mode ac waveforms, and table 15, read ac characteristics, for details of when the output becomes valid. read mode is the default state of the device when exiting reset or after power-up. write. bus write operations write commands to the memory or latch input data to be programmed. a write operation is initiated when chip enable and write enable are at v il with output enable at v ih . commands, input data and addresses are latched on the rising edge of write enable or chip enable, whichever occurs first. see figures 10 and 11, write ac waveforms, and tables 16 and 17, write ac characteristics, for details of the timing requirements. output disable. the data outputs are high im- pedance when the output enable is at v ih . standby. standby disables most of the internal circuitry allowing a substantial reduction of the cur- rent consumption. the memory is in stand-by when chip enable is at v ih andthedeviceisin read mode. the power consumption is reduced to the stand-by level and the outputs are set to high impedance, independently from the output enable or write enable inputs. if chip enable switches to v ih during a program or erase operation, the de- vice enters standby mode when finished. automatic standby. automatic standby pro- vides a low power consumption state during read mode. following a read operation, the device en- ters automatic standby after 150ns of bus inactiv- ity even if chip enable is low, v il , and the supply current is reduced to i dd1 . the data inputs/out- puts will still output data if a bus read operation is in progress. reset. during reset mode when output enable is low, v il , the memory is deselected and the out- puts are high impedance. the memory is in reset mode when reset is at v il . the power consump- tion is reduced to the standby level, independently from the chip enable, output enable or write en- able inputs. if reset is pulled to v ss during a pro- gram or erase, this operation is aborted and the memory content is no longer valid. table 2. bus operations note: x = v il or v ih ,v pph =12v5%. operation e g w rp wp v pp dq0-dq15 bus read v il v il v ih v ih x don't care data output bus write v il v ih v il v ih x v dd or v pph data input output disable v il v ih v ih v ih x don't care hi-z standby v ih xx v ih x don't care hi-z reset x x x v il x don't care hi-z
11/54 m28w640ct, m28w640cb command interface all bus write operations to the memory are inter- preted by the command interface. commands consist of one or more sequential bus write oper- ations. an internal program/erase controller han- dles all timings and verifies the correct execution of the program and erase commands. the pro- gram/erase controller provides a status register whose output may be read at any time during, to monitor the progress of the operation, or the pro- gram/erase states. see appendix 22, table 32, write state machine current/next, for a summary of the command interface. the command interface is reset to read mode when power is first applied, when exiting from re- set or whenever v dd is lower than v lko .com- mand sequences must be followed exactly. any invalid combination of commands will reset the de- vice to read mode. refer to table 3, commands, in conjunction with the text descriptions below. read memory array command thereadcommandreturnsthememorytoits read mode. one bus write cycle is required to is- sue the read memory array command and return the memory to read mode. subsequent read op- erations will read the addressed location and out- put the data. when a device reset occurs, the memory defaults to read mode. read status register command the status register indicates when a program or erase operation is complete and the success or failure of the operation itself. issue a read status register command to read the status registers contents. subsequent bus read operations read the status register at any address, until another command is issued. see table 10, status register bits, for details on the definitions of the bits. the read status register command may be is- sued at any time, even during a program/erase operation. any read attempt during a program/ erase operation will automatically output the con- tent of the status register. read electronic signature command the read electronic signature command reads the manufacturer and device codes and the block locking status, or the protection register. the read electronic signature command consists of one write cycle, a subsequent read will output the manufacturer code, the device code, the block lock and lock-down status, or the protec- tion and lock register. see tables 4, 5 and 6 for the valid address. read cfi query command the read query command is used to read data from the common flash interface (cfi) memory area, allowing programming equipment or appli- cations to automatically match their interface to the characteristics of the device. one bus write cycle is required to issue the read query com- mand. once the command is issued subsequent bus read operations read from the common flash interface memory area. see appendix b, common flash interface, tables 26, 27, 28, 29, 30 and 31 for details on the information contained in the common flash interface memory area. block erase command theblockerasecommandcanbeusedtoerase a block. it sets all the bits within the selected block to 1. all previous data in the block is lost. if the block is protected then the erase operation will abort, the data in the block will not be changed and the status register will output the error. two bus write cycles are required to issue the command. n the first bus cycle sets up the erase command. n the second latches the block address in the internal state machine and starts the program/ erase controller. if the second bus cycle is not write erase confirm (d0h), status register bits b4 and b5 are set and the command aborts. erase aborts if reset turns to v il . as data integrity cannot be guaranteed when the erase operation is aborted, the block must be erased again. during erase operations the memory will accept the read status register command and the pro- gram/erase suspend command, all other com- mands will be ignored. typical erase times are given in table 7, program, erase times and pro- gram/erase endurance cycles. see appendix c, figure 21, erase flowchart and pseudo code, for a suggested flowchart for using the erase command. program command the memory array can be programmed word-by- word. two bus write cycles are required to issue the program command. n the first bus cycle sets up the program command. n the second latches the address and the data to be written and starts the program/erase controller. during program operations the memory will ac- cept the read status register command and the program/erase suspend command. typical pro- gram times are given in table 7, program, erase times and program/erase endurance cycles. programming aborts if reset goes to v il . as data integrity cannot be guaranteed when the program operation is aborted, the block containing the
m28w640ct, m28w640cb 12/54 memory location must be erased and repro- grammed. see appendix c, figure 17, program flowchart and pseudo code, for the flowchart for using the program command. double word program command this feature is offered to improve the programming throughput, writing a page of two adjacent words in parallel.the two words must differ only for the address a0. programming should not be attempt- ed when v pp is not at v pph . the command can be executed if v pp is below v pph but the result is not guaranteed. three bus write cycles are necessary to issue the double word program command. n the first bus cycle sets up the double word program command. n the second bus cycle latches the address and thedataofthefirstwordtobewritten. n the third bus cycle latches the address and the data of the second word to be written and starts the program/erase controller. read operations output the status register con- tent after the programming has started. program- ming aborts if reset goes to v il . as data integrity cannot be guaranteed when the program opera- tion is aborted, the block containing the memory location must be erased and reprogrammed. see appendix c, figure 18, double word pro- gram flowchart and pseudo code, for the flow- chart for using the double word program command. quadruple word program command this feature is offered to improve the programming throughput, writing a page of four adjacent words in parallel.the four words must differ only for the addresses a0 and a1. programming should not be attempted when v pp isnotatv pph . the command can be executed if v pp is below v pph but the result is not guaranteed. five bus write cycles are necessary to issue the quadruple word program command. n the first bus cycle sets up the double word program command. n the second bus cycle latches the address and thedataofthefirstwordtobewritten. n the third bus cycle latches the address and the data of the second word to be written. n the fourth bus cycle latches the address and thedataofthethirdwordtobewritten. n the fifth bus cycle latches the address and the data of the fourth word to be written and starts the program/erase controller. read operations output the status register con- tent after the programming has started. program- ming aborts if reset goes to v il . as data integrity cannot be guaranteed when the program opera- tion is aborted, the block containing the memory location must be erased and reprogrammed. see appendix c, figure 19, quadruple word pro- gram flowchart and pseudo code, for the flow- chart for using the quadruple word program command. clear status register command the clear status register command can be used to reset bits 1, 3, 4 and 5 in the status register to 0. one bus write cycle is required to issue the clear status register command. the bits in the status register do not automatical- ly return to 0 when a new program or erase com- mand is issued. the error bits in the status register should be cleared before attempting a new program or erase command. program/erase suspend command the program/erase suspend command is used to pause a program or erase operation. one bus write cycle is required to issue the program/erase command and pause the program/erase control- ler. during program/erase suspend the command in- terface will accept the program/erase resume, read array, read status register, read electron- ic signature and read cfi query commands. ad- ditionally, if the suspend operation was erase then the program, double word program, quadruple word program, block lock, block lock-down or protection program commands will also be ac- cepted. the block being erased may be protected by issuing the block protect, block lock or protec- tion program commands. when the program/ erase resume command is issued the operation will complete. only the blocks not being erased may be read or programmed correctly. during a program/erase suspend, the device can be placed in a pseudo-standby mode by taking chip enable to v ih . program/erase is aborted if reset turns to v il . see appendix c, figure 20, program suspend & resume flowchart and pseudo code, and figure 22, erase suspend & resume flowchart and pseudo code for flowcharts for using the program/ erase suspend command. program/erase resume command the program/erase resume command can be used to restart the program/erase controller after a program/erase suspend operation has paused it. one bus write cycle is required to issue the command. once the command is issued subse-
13/54 m28w640ct, m28w640cb quent bus read operations read the status reg- ister. see appendix c, figure 20, program suspend & resume flowchart and pseudo code, and figure 22, erase suspend & resume flowchart and pseudo code for flowcharts for using the program/ erase resume command. protection register program command the protection register program command is used to program the 128 bit user one-time-pro- grammable (otp) segment of the protection reg- ister. the segment is programmed 16 bits at a time. when shipped all bits in the segment are set to 1. the user can only program the bits to 0. two write cycles are required to issue the protec- tion register program command. n the first bus cycle sets up the protection register program command. n the second latches the address and the data to be written to the protection register and starts the program/erase controller. read operations output the status register con- tent after the programming has started. the segment can be protected by programming bit 1 of the protection lock register. bit 1 of the pro- tection lock register protects bit 2 of the protec- tion lock register. programming bit 2 of the protection lock register will result in a permanent protection of the security block (see figure 6, se- curity block memory map). attempting to program a previously protected protection register will re- sult in a status register error. the protection of the protection register and/or the security block is not reversible. the protection register program cannot be sus- pended. block lock command the block lock command is used to lock a block and prevent program or erase operations from changing the data in it. all blocks are locked at power-up or reset. two bus write cycles are required to issue the block lock command. n the first bus cycle sets up the block lock command. n the second bus write cycle latches the block address. the lock status can be monitored for each block using the read electronic signature command. table. 9 shows the protection status after issuing a block lock command. the block lock bits are volatile, once set they re- main set until a hardware reset or power-down/ power-up. they are cleared by a blocks unlock command. refer to the section, block locking, for a detailed explanation. block unlock command the blocks unlock command is used to unlock a block, allowing the block to be programmed or erased. two bus write cycles are required to is- sue the blocks unlock command. n the first bus cycle sets up the block unlock command. n the second bus write cycle latches the block address. the lock status can be monitored for each block using the read electronic signature command. table. 9 shows the protection status after issuing a block unlock command. refer to the section, block locking, for a detailed explanation. block lock-down command a locked block cannot be programmed or erased, or have its protection status changed when wp is low, v il .whenwp is high, v ih, the lock-down function is disabled and the locked blocks can be individually unlocked by the block unlock com- mand. two bus write cycles are required to issue the block lock-down command. n the first bus cycle sets up the block lock command. n the second bus write cycle latches the block address. the lock status can be monitored for each block using the read electronic signature command. locked-down blocks revert to the locked (and not locked-down) state when the device is reset on power-down. table. 9 shows the protection status after issuing a block lock-down command. refer to the section, block locking, for a detailed expla- nation.
m28w640ct, m28w640cb 14/54 table 3. commands note: 1. x = don't care, ra=read address, rd=read data, srd=status register data, id=identifier (manufacture and device code), qa=query address, qd=query data, ba=block address, pa=program address, pd=program data, pra=protection register ad- dress, prd=protection register data. 2. the signature addresses are listed in tables 4, 5 and 6. 3. program addresses 1 and 2 must be consecutive addresses differing only for a0. 4. program addresses 1,2,3 and 4 must be consecutive addresses differing only for a0 and a1. table 4. read electronic signature note: rp =v ih . commands cycles bus write operations 1st cycle 2nd cycle 3rd cycle 4th cycle 5th cycle op. add data op. add data op. add data op. add data op. add data read memory array 1+ write x ffh read ra rd read status register 1+ write x 70h read x srd read electronic signature 1+ write x 90h read sa (2) idh read cfi query 1+ write x 98h read qa qd erase 2 write x 20h write ba d0h program 2 write x 40h or 10h write pa pd double word program (3) 3 write x 30h write pa1 pd1 write pa2 pd2 quadruple word program (4) 5 write x 55h write pa1 pd1 write pa2 pd2 write pa3 pd3 write pa4 pd4 clear status register 1write x 50h program/erase suspend 1write x b0h program/erase resume 1write x d0h block lock 2 write x 60h write ba 01h block unlock 2 write x 60h write ba d0h block lock-down 2 write x 60h write ba 2fh protection register program 2 write x c0h write pra prd code device e g w a0 a1 a2-a7 a8-a21 dq0-dq7 dq8-dq15 manufacture. code v il v il v ih v il v il 0 don't care 20h 00h device code m28w640ct v il v il v ih v ih v il 0 don't care 48h 88h m28w640cb v il v il v ih v ih v il 0 don't care 49h 88h
15/54 m28w640ct, m28w640cb table 5. read block lock signature note: 1. a locked-down block can be locked "dq0 = 1" or unlocked "dq0 = 0"; see block locking section. table 6. read protection register and lock register block status e g w a0 a1 a2-a7 a8-a11 a12-a21 dq0 dq1 dq2-dq15 locked block v il v il v ih v il v ih 0 don't care block address 1 0 00h unlocked block v il v il v ih v il v ih 0 don't care block address 0 0 00h locked-down block v il v il v ih v il v ih 0 don't care block address x (1) 1 00h word e g w a0-a7 a8-a21 dq0 dq1 dq2 dq3-dq7 dq8-dq15 lock v il v il v ih 80h don't care 0 otp prot. data security prot. data 00h 00h unique id 0 v il v il v ih 81h don't care id data id data id data id data id data unique id 1 v il v il v ih 82h don't care id data id data id data id data id data unique id 2 v il v il v ih 83h don't care id data id data id data id data id data unique id 3 v il v il v ih 84h don't care id data id data id data id data id data otp 0 v il v il v ih 85h don't care otp data otp data otp data otp data otp data otp 1 v il v il v ih 86h don't care otp data otp data otp data otp data otp data otp 2 v il v il v ih 87h don't care otp data otp data otp data otp data otp data otp 3 v il v il v ih 88h don't care otp data otp data otp data otp data otp data otp 4 v il v il v ih 89h don't care otp data otp data otp data otp data otp data otp 5 v il v il v ih 8ah don't care otp data otp data otp data otp data otp data otp 6 v il v il v ih 8bh don't care otp data otp data otp data otp data otp data otp 7 v il v il v ih 8ch don't care otp data otp data otp data otp data otp data
m28w640ct, m28w640cb 16/54 table 7. program, erase times and program/erase endurance cycles note: 1. typical time to program a main or parameter block using the double word program and the quadruple word program commands respectively. block locking the m28w640c features an instant, individual block locking scheme that allows any block to be lockedorunlockedwithnolatency.thislocking scheme has three levels of protection. n lock/unlock - this first level allows software- only control of block locking. n lock-down - this second level requires hardware interaction before locking can be changed. n v pp v pplk - the third level offers a complete hardware protection against program and erase on all blocks. theprotectionstatusofeachblockcanbesetto locked, unlocked, and lock-down. table 9, de- fines all of the possible protection states (wp , dq1, dq0), and appendix c, figure 23, shows a flowchart for the locking operations. readingablockslockstatus the lock status of every block can be read in the read electronic signature mode of the device. to enter this mode write 90h to the device. subse- quent reads at the address specified in table 5, will output the protection status of that block. the lock status is represented by dq0 and dq1. dq0 indicates the block lock/unlock status and is set by the lock command and cleared by the unlock command. it is also automatically set when enter- ing lock-down. dq1 indicates the lock-down sta- tus and is set by the lock-down command. it cannot be cleared by software, only by a hardware reset or power-down. the following sections explain the operation of the locking system. locked state the default status of all blocks on power-up or af- ter a hardware reset is locked (states (0,0,1) or (1,0,1)). locked blocks are fully protected from any program or erase. any program or erase oper- ations attempted on a locked block will return an error in the status register. the status of a locked block can be changed to unlocked or lock-down using the appropriate software com- mands. an unlocked block can be locked by issu- ing the lock command. unlocked state unlocked blocks (states (0,0,0), (1,0,0) (1,1,0)), can be programmed or erased. all unlocked blocks return to the locked state after a hardware reset or when the device is powered-down. the status of an unlocked block can be changed to locked or locked-down using the appropriate software commands. a locked block can be un- locked by issuing the unlock command. parameter test conditions m28w640c unit min typ max word program v pp =v dd 10 200 s double word program v pp = 12v 5% 10 200 s quadruple word program v pp = 12v 5% 10 200 s main block program v pp = 12v 5% 0.16/0.08 (1) 5s v pp =v dd 0.32 5 s parameter block program v pp = 12v 5% 0.02/0.01 (1) 4s v pp =v dd 0.04 4 s main block erase v pp = 12v 5% 110s v pp =v dd 110s parameter block erase v pp = 12v 5% 0.8 10 s v pp =v dd 0.8 10 s program/erase cycles (per block) 100,000 cycles
17/54 m28w640ct, m28w640cb lock-down state blocks that are locked-down (state (0,1,x))are protected from program and erase operations (as for locked blocks) but their protection status can- not be changed using software commands alone. a locked or unlocked block can be locked-down by issuing the lock-down command. locked- down blocks revert to the locked state when the device is reset or powered-down. the lock-down function is dependent on the wp input pin. when wp =0 (v il ), the blocks in the lock-down state (0,1,x) are protected from pro- gram, erase and protection status changes. when wp =1 (v ih ) the lock-down function is disabled (1,1,1) and locked-down blocks can be individu- ally unlocked to the (1,1,0) state by issuing the software command, where they can be erased and programmed. these blocks can then be relocked (1,1,1) and unlocked (1,1,0) as desired while wp remains high. when wp is low , blocks that were previously locked-down return to the lock-down state (0,1,x) regardless of any changes made while wp was high. device reset or power-down resets all blocks , including those in lock-down, to the locked state. locking operations during erase suspend changes to block lock status can be performed during an erase suspend by using the standard locking command sequences to unlock, lock or lock-down a block. this is useful in the case when another block needs to be updated while an erase operation is in progress. to change block locking during an erase opera- tion, first write the erase suspend command, then check the status register until it indicates that the erase operation has been suspended. next write the desired lock command sequence to a block and the lock status will be changed. after complet- ing any desired lock, read, or program operations, resume the erase operation with the erase re- sume command. if a block is locked or locked-down during an erase suspend of the same block, the locking status bits will be changed immediately, but when the erase is resumed, the erase operation will complete. locking operations cannot be performed during a program suspend. refer to appendix d, com- mand interface and program/erase controller state, for detailed information on which com- mands are valid during erase suspend. table 8. block lock status item address data block lock configuration xx002 lock block is unlocked dq0=0 block is locked dq0=1 block is locked-down dq1=1
m28w640ct, m28w640cb 18/54 table 9. protection status note: 1. the lock status is defined by the write protect pin and by dq1 (1 for a locked-down block) and dq0 (1 for a locked block) as read in the read electronic signature command with a1 = v ih anda0=v il . 2. all blocks are locked at power-up, so the default configuration is 001 or 101 according to wp status. 3. a wp transition to v ih on a locked block will restore the previous dq0 value, giving a 111 or 110. current protection status (1) (wp , dq1, dq0) next protection status (1) (wp , dq1, dq0) current state program/erase allowed after block lock command after block unlock command after block lock-down command after wp transition 1,0,0 yes 1,0,1 1,0,0 1,1,1 0,0,0 1,0,1 (2) no 1,0,1 1,0,0 1,1,1 0,0,1 1,1,0 yes 1,1,1 1,1,0 1,1,1 0,1,1 1,1,1 no 1,1,1 1,1,0 1,1,1 0,1,1 0,0,0 yes 0,0,1 0,0,0 0,1,1 1,0,0 0,0,1 (2) no 0,0,1 0,0,0 0,1,1 1,0,1 0,1,1 no 0,1,1 0,1,1 0,1,1 1,1,1 or 1,1,0 (3)
19/54 m28w640ct, m28w640cb status register the status register provides information on the current or previous program or erase operation. the various bits convey information and errors on the operation. to read the status register the read status register command can be issued, re- fer to read status register command section. to output the contents, the status register is latched on the falling edge of the chip enable or output enable signals, and can be read until chip enable or output enable returns to v ih . either chip en- able or output enable must be toggled to update the latched data. bus read operations from any address always read the status register during program and erase operations. the bits in the status register are summarized in table 10, status register bits. refer to table 10 in conjunction with the following text descriptions. program/erase controller status (bit 7). the pro- gram/erase controller status bit indicates whether the program/erase controller is active or inactive. when the program/erase controller status bit is low (set to 0), the program/erase controller is active; when the bit is high (set to 1), the pro- gram/erase controller is inactive, and the device is ready to process a new command. the program/erase controller status is low im- mediately after a program/erase suspend com- mand is issued until the program/erase controller pauses. after the program/erase controller paus- es the bit is high . during program, erase, operations the program/ erasecontrollerstatusbitcanbepolledtofindthe end of the operation. other bits in the status reg- ister should not be tested until the program/erase controller completes the operation and the bit is high. after the program/erase controller completes its operation the erase status, program status, v pp status and block lock status bits should be tested for errors. erase suspend status (bit 6). the erase sus- pend status bit indicates that an erase operation has been suspended or is going to be suspended. when the erase suspend status bit is high (set to 1), a program/erase suspend command has been issued and the memory is waiting for a pro- gram/erase resume command. the erase suspend status should only be consid- ered valid when the program/erase controller sta- tus bit is high (program/erase controller inactive). bit 7 is set within 30s of the program/erase sus- pend command being issued therefore the memo- ry may still complete the operation rather than entering the suspend mode. when a program/erase resume command is is- sued the erase suspend status bit returns low. erase status (bit 5). the erase status bit can be used to identify if the memory has failed to verify that the block has erased correctly. when the erase status bit is high (set to 1), the program/ erase controller has applied the maximum num- ber of pulses to the block and still failed to verify that the block has erased correctly. the erase sta- tus bit should be read once the program/erase controller status bit is high (program/erase con- troller inactive). once set high, the erase status bit can only be re- set low by a clear status register command or a hardware reset. if set high it should be reset be- fore a new program or erase command is issued, otherwise the new command will appear to fail. program status (bit 4). the program status bit is used to identify a program failure. when the program status bit is high (set to 1), the pro- gram/erase controller has applied the maximum number of pulses to the byte and still failed to ver- ify that it has programmed correctly. the program status bit should be read once the program/erase controller status bit is high (program/erase con- troller inactive). once set high, the program status bit can only be reset low by a clear status register command or a hardware reset. if set high it should be reset be- fore a new command is issued, otherwise the new command will appear to fail. v pp status (bit 3). the v pp status bit can be used to identify an invalid voltage on the v pp pin during program and erase operations. the v pp pin is only sampled at the beginning of a program or erase operation. indeterminate results can oc- cur if v pp becomes invalid during an operation. when the v pp status bit is low (set to 0), the volt- age on the v pp pin was sampled at a valid voltage; when the v pp status bit is high (set to 1), the v pp pin has a voltage that is below the v pp lockout voltage, v pplk , the memory is protected and pro- gram and erase operations cannot be performed. once set high, the v pp status bit can only be reset low by a clear status register command or a hardware reset. if set high it should be reset be- fore a new program or erase command is issued, otherwise the new command will appear to fail. program suspend status (bit 2). the program suspend status bit indicates that a program oper- ation has been suspended. when the program suspend status bit is high (set to 1), a program/ erase suspend command has been issued and the memory is waiting for a program/erase re- sume command. the program suspend status should only be considered valid when the pro-
m28w640ct, m28w640cb 20/54 gram/erase controller status bit is high (program/ erase controller inactive). bit 2 is set within 5s of the program/erase suspend command being is- sued therefore the memory may still complete the operation rather than entering the suspend mode. when a program/erase resume command is is- sued the program suspend status bit returns low. block protection status (bit 1). the block pro- tectionstatusbitcanbeusedtoidentifyifapro- gram or erase operation has tried to modify the contents of a locked block. when the block protection status bit is high (set to 1), a program or erase operation has been at- temptedonalockedblock. once set high, the block protection status bit can only be reset low by a clear status register com- mand or a hardware reset. if set high it should be reset before a new command is issued, otherwise the new command will appear to fail. reserved (bit 0). bit 0 of the status register is reserved. its value must be masked. note: refer to appendix c, flowcharts and pseudo codes, for using the status register. table 10. status register bits note: logic level '1' is high, '0' is low. bit name logic level definition 7 p/e.c. status '1' ready '0' busy 6 erase suspend status '1' suspended '0' in progress or completed 5 erase status '1' erase error '0' erase success 4 program status '1' program error '0' program success 3 v pp status '1' v pp invalid, abort '0' v pp ok 2 program suspend status '1' suspended '0' in progress or completed 1 block protection status '1' program/erase on protected block, abort '0' no operation to protected blocks 0 reserved
21/54 m28w640ct, m28w640cb maximum rating stressingthedeviceabovetheratinglistedinthe absolute maximum ratings table may cause per- manent damage to the device. these are stress ratings only and operation of the device at these or any other conditions above those indicated in the operating sections of this specification is not im- plied. exposure to absolute maximum rating con- ditions for extended periods may affect device reliability. refer also to the stmicroelectronics sure program and other relevant quality docu- ments. table 11. absolute maximum ratings note: 1. depends on range. symbol parameter value unit min max t a ambient operating temperature (1) C40 85 c t bias temperature under bias C 40 125 c t stg storage temperature C 55 155 c v io input or output voltage C 0.6 v ddq +0.6 v v dd ,v ddq supply voltage C 0.6 4.1 v v pp program voltage C 0.6 13 v
m28w640ct, m28w640cb 22/54 dc and ac parameters this section summarizes the operating and mea- surement conditions, and the dc and ac charac- teristics of the device. the parameters in the dc and ac characteristics tables that follow, are de- rived from tests performed under the measure- ment conditions summarized in table 12, operating and ac measurement conditions. de- signers should check that the operating conditions in their circuit match the measurement conditions when relying on the quoted parameters. table 12. operating and ac measurement conditions figure 7. ac measurement i/o waveform figure 8. ac measurement load circuit table 13. capacitance note: sampled only, not 100% tested. m28w640ct, m28w640cb parameter 80 90 units min max min max v dd supply voltage 3.0 3.6 2.7 3.6 v v ddq supply voltage (v ddq v dd ) 2.7 3.3 2.7 3.3 v ambient operating temperature C 40 85 C 40 85 c load capacitance (c l ) 50 50 pf input rise and fall times 5 5 ns input pulse voltages 0tov ddq 0tov ddq v input and output timing ref. voltages v ddq /2 v ddq /2 v ai00610 v ddq 0v v ddq /2 ai00609c v ddq c l c l includes jig capacitance 25k w device under test 0.1f v dd 0.1f v ddq 25k w symbol parameter test condition min max unit c in input capacitance v in =0v 6pf c out output capacitance v out =0v 12 pf
23/54 m28w640ct, m28w640cb table 14. dc characteristics symbol parameter test condition min typ max unit i li input leakage current 0v v in v ddq 1 a i lo output leakage current 0v v out v ddq 10 a i dd supply current (read) e =v ss ,g =v ih ,f=5mhz 10 20 ma i dd1 supply current (stand-by or automatic stand-by) e =v ddq 0.2v, rp =v ddq 0.2v 15 50 a i dd2 supply current (reset) rp =v ss 0.2v 15 50 a i dd3 supply current (program) program in progress v pp =12v5% 10 20 ma program in progress v pp =v dd 10 20 ma i dd4 supply current (erase) erase in progress v pp =12v5% 520ma erase in progress v pp =v dd 520ma i dd5 supply current (program/erase suspend) e =v ddq 0.2v, erase suspended 50 a i pp program current (read or stand-by) v pp >v dd 400 a i pp1 program current (read or stand-by) v pp v dd 5a i pp2 program current (reset) rp =v ss 0.2v 5a i pp3 program current (program) program in progress v pp =12v5% 10 ma program in progress v pp =v dd 5a i pp4 program current (erase) erase in progress v pp =12v5% 10 ma erase in progress v pp =v dd 5a v il input low voltage C0.5 0.4 v v ddq 3 2.7v C0.5 0.8 v v ih input high voltage v ddq C0.4 v ddq +0.4 v v ddq 3 2.7v 0.7 v ddq v ddq +0.4 v v ol output low voltage i ol = 100a, v dd =v dd min, v ddq =v ddq min 0.1 v v oh output high voltage i oh = C100a, v dd =v dd min, v ddq =v ddq min v ddq C0.1 v v pp1 program voltage (program or erase operations) 1.65 3.6 v v pph program voltage (program or erase operations) 11.4 12.6 v v pplk program voltage (program and erase lock-out) 1v v lko v dd supply voltage (program and erase lock-out) 2v
m28w640ct, m28w640cb 24/54 figure 9. read ac waveforms table 15. read ac characteristics note: 1. sampled only, not 100% tested. 2. g may be delayed by up to t elqv -t glqv after the falling edge of e without increasing t elqv . symbol alt parameter m28w640c unit 80 90 t avav t rc address valid to next address valid min 80 90 ns t avqv t acc address valid to output valid max 80 90 ns t axqx (1) t oh address transition to output transition min 0 0 ns t ehqx (1) t oh chip enable high to output transition min 0 0 ns t ehqz (1) t hz chip enable high to output hi-z max 20 25 ns t elqv (2) t ce chip enable low to output valid max 80 90 ns t elqx (1) t lz chip enable low to output transition min 0 0 ns t ghqx (1) t oh output enable high to output transition min 0 0 ns t ghqz (1) t df output enable high to output hi-z max 20 25 ns t glqv (2) t oe output enable low to output valid max 20 30 ns t glqx (1) t olz output enable low to output transition min 0 0 ns dq0-dq15 ai04387 valid a0-a21 e taxqx tavav valid tavqv telqv telqx tglqv tglqx addr. valid chip enable outputs enabled data valid standby g tghqx tghqz tehqx tehqz
25/54 m28w640ct, m28w640cb figure 10. write ac waveforms, write enable controlled e g w dq0-dq15 command cmd or data status register v pp valid a0-a21 tavav tqvvpl tavwh twhax program or erase telwl twheh twhdx tdvwh twlwh twhwl tvphwh set-up command confirm command or data input status register read 1st polling telqv ai04388 twphwh wp twhgl tqvwpl twhel
m28w640ct, m28w640cb 26/54 table 16. write ac characteristics, write enable controlled note: 1. sampled only, not 100% tested. 2. applicable if v pp is seen as a logic input (v pp <3.6v). symbol alt parameter m28w640c unit 80 90 t avav t wc write cycle time min 80 90 ns t avw h t as address valid to write enable high min 45 50 ns t dvwh t ds data valid to write enable high min 45 50 ns t elwl t cs chip enable low to write enable low min 0 0 ns t elqv chip enable low to output valid min 80 90 ns t qvvpl (1,2) output valid to v pp low min 0 0 ns t qvwpl output valid to write protect low min 0 0 ns t vphwh (1) t vps v pp high to write enable high min 200 200 ns t whax t ah write enable high to address transition min 0 0 ns t whdx t dh write enable high to data transition min 0 0 ns t wheh t ch write enable high to chip enable high min 0 0 ns t whel write enable high to chip enable low min 25 30 ns t whgl write enable high to output enable low min 20 30 ns t whwl t wph write enable high to write enable low min 25 30 ns t wlwh t wp write enable low to write enable high min 45 50 ns t wphwh write protect high to write enable high min 45 50 ns
27/54 m28w640ct, m28w640cb figure 11. write ac waveforms, chip enable controlled e g dq0-dq15 command cmd or data status register v pp valid a0-a21 tavav tqvvpl taveh tehax program or erase twlel tehwh tehdx tdveh teleh tehel tvpheh power-up and set-up command confirm command or data input status register read 1st polling telqv ai04389 w twpheh wp tehgl tqvwpl
m28w640ct, m28w640cb 28/54 table 17. write ac characteristics, chip enable controlled note: 1. sampled only, not 100% tested. 2. applicable if v pp is seen as a logic input (v pp <3.6v). symbol alt parameter m28w640c unit 80 90 t avav t wc write cycle time min 80 90 ns t av eh t as address valid to chip enable high min 45 50 ns t dveh t ds data valid to chip enable high min 45 50 ns t ehax t ah chip enable high to address transition min 0 0 ns t ehdx t dh chip enable high to data transition min 0 0 ns t ehel t cph chip enable high to chip enable low min 25 30 ns t ehgl chip enable high to output enable low min 25 30 ns t ehwh t wh chip enable high to write enable high min 0 0 ns t eleh t cp chip enable low to chip enable high min 45 50 ns t elqv chip enable low to output valid min 80 90 ns t qvvpl (1,2) output valid to v pp low min 0 0 ns t qvwpl data valid to write protect low min 0 0 ns t vpheh (1) t vps v pp high to chip enable high min 200 200 ns t wlel t cs write enable low to chip enable low min 0 0 ns t wpheh write protect high to chip enable high min 45 50 ns
29/54 m28w640ct, m28w640cb figure 12. power-up and reset ac waveforms table 18. power-up and reset ac characteristics note: 1. the device reset is possible but not guaranteed if t plph < 100ns. 2. sampled only, not 100% tested. 3. it is important to assert rp in order to allow proper cpu initialization during power up or reset. symbol parameter test condition m28w640c unit 80 90 t phwl t phel t phgl reset high to write enable low, chip enable low, output enable low during program and erase min 50 50 s others min 30 30 ns t plph (1,2) reset low to reset high min 100 100 ns t vdhph (3) supply voltages high to reset high min 50 50 s ai03537b w, rp tphwl tphel tphgl e, g vdd, vddq tvdhph tphwl tphel tphgl tplph power-up reset
m28w640ct, m28w640cb 30/54 package mechanical figure 13. tsop48 - 48 lead plastic thin small outline, 12 x 20mm, package outline note: drawing is not to scale. table 19. tsop48 - 48 lead plastic thin small outline, 12 x 20mm, package mechanical data symbol millimeters inches typ min max typ min max a 1.20 0.0472 a1 0.05 0.15 0.0020 0.0059 a2 0.95 1.05 0.0374 0.0413 b 0.17 0.27 0.0067 0.0106 c 0.10 0.21 0.0039 0.0083 d 19.80 20.20 0.7795 0.7953 d1 18.30 18.50 0.7205 0.7283 e 11.90 12.10 0.4685 0.4764 e 0.50 C C 0.0197 C C l 0.50 0.70 0.0197 0.0279 a 0 5 0 5 n48 48 cp 0.10 0.0039 tsop-a d1 e 1 n cp b e a2 a n/2 d die c l a1 a
31/54 m28w640ct, m28w640cb figure 14. tfbga48 - 8 x 6 ball array, 0.75 mm pitch, bottom view package outline note: drawing is not to scale. table 20. tfbga48 - 8 x 6 ball array, 0.75 mm pitch, package mechanical data symbol millimeters inches typ min max typ min max a 1.200 0.0472 a1 0.260 0.0102 a2 1.000 0.0394 b 0.400 0.350 0.450 0.0157 0.0138 0.0177 d 6.390 6.290 6.490 0.2516 0.2476 0.2555 d1 5.250 C C 0.2067 C C ddd 0.100 0.0039 e 10.500 10.400 10.600 0.4134 0.4094 0.4173 e1 3.750 C C 0.1476 C C e 0.750 C C 0.0295 C C fd 0.570 C C 0.0224 C C fe 3.375 C C 0.1329 C C sd 0.375 C C 0.0148 C C se 0.375 C C 0.0148 C C e1 e d1 d a2 a1 a bga-z34 ddd e e sd se b fe fd ball "a1"
m28w640ct, m28w640cb 32/54 figure 15. tfbga48 daisy chain - package connections (top view through package) figure 16. tfbga48 daisy chain - pcb connections proposal (top view through package) ai04390 c b a 8 7 6 5 4 3 2 1 e d f ai04391 c b a 8 7 6 5 4 3 2 1 e d f start point end point
33/54 m28w640ct, m28w640cb part numbering table 21. ordering information scheme table 22. daisy chain ordering scheme note:devices are shipped from the factory with the memory content bits erased to 1. for a list of available options (speed, package, etc...) or for further information on any aspect of this device, please contact the st sales office nearest to you. example: m28w640ct 90 n 6 t device type m28 operating voltage w=v dd = 2.7v to 3.6v; v ddq = 1.65v or 2.7v device function 640c = 64 mbit (4 mb x16), boot block array matrix t=topboot b = bottom boot speed 80 = 80 ns 90 = 90 ns package n = tsop48: 12 x 20 mm zb = tfbga48: 0.75 mm pitch temperature range 1 = 0 to 70 c 6 = C40 to 85 c option t = tape & reel packing example: m28w640c -zb t device type m28w640c daisy chain -zb = tfbga48: 0.75 mm pitch option t = tape & reel packing
m28w640ct, m28w640cb 34/54 revision history table 23. document revision history date version revision details 20-apr-2001 -01 first issue (brief data) 18-jun-2001 -02 document expanded to full product preview, tfbga48 package mechanical data changed 02-jul-2001 -03 corrections to table 3. commands (lock, unlock, lock-down) 31-oct-2001 -06 document status changed from product preview to preliminary data v ddq maximum changed to 3.3v commands table, read cfi query address on 1st cycle changed to x (table 3) t whel description clarified (table 16)
35/54 m28w640ct, m28w640cb appendix a. block address tables table 24. top boot block addresses, m28w640ct # size (kword) address range 0 4 3ff000-3fffff 1 4 3fe000-3fefff 2 4 3fd000-3fdfff 3 4 3fc000-3fcfff 4 4 3fb000-3fbfff 5 4 3fa000-3fafff 6 4 3f9000-3f9fff 7 4 3f8000-3f8fff 8 32 3f0000-3f7fff 9 32 3e8000-3effff 10 32 3e0000-3e7fff 11 32 3d8000-3dffff 12 32 3d0000-3d7fff 13 32 3c8000-3cffff 14 32 3c0000-3c7fff 15 32 3b8000-3bffff 16 32 3b0000-3b7fff 17 32 3a8000-3affff 18 32 3a0000-3a7fff 19 32 398000-39ffff 20 32 390000-397fff 21 32 388000-38ffff 22 32 380000-387fff 23 32 378000-37ffff 24 32 370000-377fff 25 32 368000-36ffff 26 32 360000-367fff 27 32 358000-35ffff 28 32 350000-357fff 29 32 348000-34ffff 30 32 340000-347fff 31 32 338000-33ffff 32 32 330000-337fff 33 32 328000-32ffff 34 32 320000-327fff 35 32 318000-31ffff 36 32 310000-317fff 37 32 308000-30ffff 38 32 300000-307fff 39 32 2f8000-2fffff 40 32 2f0000-2f7fff 41 32 2e8000-2effff 42 32 2e0000-2e7fff 43 32 2d8000-2dffff 44 32 2d0000-2d7fff 45 32 2c8000-2cffff 46 32 2c0000-2c7fff 47 32 2b8000-2bffff 48 32 2b0000-2b7fff 49 32 2a8000-2affff 50 32 2a0000-2a7fff 51 32 298000-29ffff 52 32 290000-297fff 53 32 288000-28ffff 54 32 280000-287fff 55 32 278000-27ffff 56 32 270000-277fff 57 32 268000-26ffff 58 32 260000-267fff 59 32 258000-25ffff 60 32 250000-257fff 61 32 248000-24ffff 62 32 240000-247fff 63 32 238000-23ffff 64 32 230000-237fff 65 32 228000-22ffff 66 32 220000-227fff 67 32 218000-21ffff 68 32 210000-217fff 69 32 208000-20ffff 70 32 200000-207fff 71 32 1f8000-1fffff 72 32 1f0000-1f7fff 73 32 1e8000-1effff 74 32 1e0000-1e7fff 75 32 1d8000-1dffff 76 32 1d0000-1d7fff 77 32 1c8000-1cffff 78 32 1c0000-1c7fff 79 32 1b8000-1bffff 80 32 1b0000-1b7fff 81 32 1a8000-1affff 82 32 1a0000-1a7fff 83 32 198000-19ffff
m28w640ct, m28w640cb 36/54 84 32 190000-197fff 85 32 188000-18ffff 86 32 180000-187fff 87 32 178000-17ffff 88 32 170000-177fff 89 32 168000-16ffff 90 32 160000-167fff 91 32 158000-15ffff 92 32 150000-157fff 93 32 148000-14ffff 94 32 140000-147fff 95 32 138000-13ffff 96 32 130000-137fff 97 32 128000-12ffff 98 32 120000-127fff 99 32 118000-11ffff 100 32 110000-117fff 101 32 108000-10ffff 102 32 100000-107fff 103 32 0f8000-0fffff 104 32 0f0000-0f7fff 105 32 0e8000-0effff 106 32 0e0000-0e7fff 107 32 0d8000-0dffff 108 32 0d0000-0d7fff 109 32 0c8000-0cffff 110 32 0c0000-0c7fff 111 32 0b8000-0bffff 112 32 0b0000-0b7fff 113 32 0a8000-0affff 114 32 0a0000-0a7fff 115 32 098000-09ffff 116 32 090000-097fff 117 32 088000-08ffff 118 32 080000-087fff 119 32 078000-07ffff 120 32 070000-077fff 121 32 068000-06ffff 122 32 060000-067fff 123 32 058000-05ffff 124 32 050000-057fff 125 32 048000-04ffff 126 32 040000-047fff 127 32 038000-03ffff 128 32 030000-037fff 129 32 028000-02ffff 130 32 020000-027fff 131 32 018000-01ffff 132 32 010000-017fff 133 32 008000-00ffff 134 32 000000-007fff
37/54 m28w640ct, m28w640cb table 25. bottom boot block addresses, m28w640cb # size (kword) address range 134 32 3f8000-3fffff 133 32 3f0000-3f7fff 132 32 3e8000-3effff 131 32 3e0000-3e7fff 130 32 3d8000-3dffff 129 32 3d0000-3d7fff 128 32 3c8000-3cffff 127 32 3c0000-3c7fff 126 32 3b8000-3bffff 125 32 3b0000-3b7fff 124 32 3a8000-3affff 123 32 3a0000-3a7fff 122 32 398000-39ffff 121 32 390000-397fff 120 32 388000-38ffff 119 32 380000-387fff 118 32 378000-37ffff 117 32 370000-377fff 116 32 368000-36ffff 115 32 360000-367fff 114 32 358000-35ffff 113 32 350000-357fff 112 32 348000-34ffff 111 32 340000-347fff 110 32 338000-33ffff 109 32 330000-337fff 108 32 328000-32ffff 107 32 320000-327fff 106 32 318000-31ffff 105 32 310000-317fff 104 32 308000-30ffff 103 32 300000-307fff 102 32 2f8000-2fffff 101 32 2f0000-2f7fff 100 32 2e8000-2effff 99 32 2e0000-2e7fff 98 32 2d8000-2dffff 97 32 2d0000-2d7fff 96 32 2c8000-2cffff 95 32 2c0000-2c7fff 94 32 2b8000-2bffff 93 32 2b0000-2b7fff 92 32 2a8000-2affff 91 32 2a0000-2a7fff 90 32 298000-29ffff 89 32 290000-297fff 88 32 288000-28ffff 87 32 280000-287fff 86 32 278000-27ffff 85 32 270000-277fff 84 32 268000-26ffff 83 32 260000-267fff 82 32 258000-25ffff 81 32 250000-257fff 80 32 248000-24ffff 79 32 240000-247fff 78 32 238000-23ffff 77 32 230000-237fff 76 32 228000-22ffff 75 32 220000-227fff 74 32 218000-21ffff 73 32 210000-217fff 72 32 208000-20ffff 71 32 200000-207fff 70 32 1f8000-1fffff 69 32 1f0000-1f7fff 68 32 1e8000-1effff 67 32 1e0000-1e7fff 66 32 1d8000-1dffff 65 32 1d0000-1d7fff 64 32 1c8000-1cffff 63 32 1c0000-1c7fff 62 32 1b8000-1bffff 61 32 1b0000-1b7fff 60 32 1a8000-1affff 59 32 1a0000-1a7fff 58 32 198000-19ffff 57 32 190000-197fff 56 32 188000-18ffff 55 32 180000-187fff 54 32 178000-17ffff 53 32 170000-177fff 52 32 168000-16ffff 51 32 160000-167fff 50 32 158000-15ffff 49 32 150000-157fff 48 32 148000-14ffff 47 32 140000-147fff
m28w640ct, m28w640cb 38/54 46 32 138000-13ffff 45 32 130000-137fff 44 32 128000-12ffff 43 32 120000-127fff 42 32 118000-11ffff 41 32 110000-117fff 40 32 108000-10ffff 39 32 100000-107fff 38 32 0f8000-0fffff 37 32 0f0000-0f7fff 36 32 0e8000-0effff 35 32 0e0000-0e7fff 34 32 0d8000-0dffff 33 32 0d0000-0d7fff 32 32 0c8000-0cffff 31 32 0c0000-0c7fff 30 32 0b8000-0bffff 29 32 0b0000-0b7fff 28 32 0a8000-0affff 27 32 0a0000-0a7fff 26 32 098000-09ffff 25 32 090000-097fff 24 32 088000-08ffff 23 32 080000-087fff 22 32 078000-07ffff 21 32 070000-077fff 20 32 068000-06ffff 19 32 060000-067fff 18 32 058000-05ffff 17 32 050000-057fff 16 32 048000-04ffff 15 32 040000-047fff 14 32 038000-03ffff 13 32 030000-037fff 12 32 028000-02ffff 11 32 020000-027fff 10 32 018000-01ffff 9 32 010000-017fff 8 32 008000-00ffff 7 4 007000-007fff 6 4 006000-006fff 5 4 005000-005fff 4 4 004000-004fff 3 4 003000-003fff 2 4 002000-002fff 1 4 001000-001fff 0 4 000000-000fff
39/54 m28w640ct, m28w640cb appendix b. common flash interface (cfi) thecommonflashinterfaceisajedecap- proved, standardized data structure that can be read from the flash memory device. it allows a system software to query the device to determine various electrical and timing parameters, density information and functions supported by the mem- ory. the system can interface easily with the de- vice, enabling the software to upgrade itself when necessary. when the cfi query command (rcfi) is issued the device enters cfi query mode and the data structure is read from the memory. tables 26, 27, 28, 29, 30 and 31 show the addresses used to re- trieve the data. the cfi data structure also contains a security area where a 64 bit unique security number is writ- ten (see table 31, security code area). this area can be accessed only in read mode by the final user. it is impossible to change the security num- ber after it has been written by st. issue a read command to return to read mode. table 26. query structure overview note: query data are always presented on the lowest order data outputs. table 27. cfi query identification string note: query data are always presented on the lowest order data outputs (dq7-dq0) only. dq8-dq15 are 0. offset sub-section name description 00h reserved reserved for algorithm-specific information 10h cfi query identification string command set id and algorithm data offset 1bh system interface information device timing & voltage information 27h device geometry definition flash device layout p primary algorithm-specific extended query table additional information specific to the primary algorithm (optional) a alternate algorithm-specific extended query table additional information specific to the alternate algorithm (optional) offset data description value 00h 0020h manufacturer code st 01h 8848h 8849h device code to p bottom 02h-0fh reserved reserved 10h 0051h "q" 11h 0052h query unique ascii string "qry" "r" 12h 0059h "y" 13h 0003h primary algorithm command set and control interface id code 16 bit id code defining a specific algorithm intel compatible 14h 0000h 15h 0035h address for primary algorithm extended query table (see table 29) p = 35h 16h 0000h 17h 0000h alternate vendor command set and control interface id code second vendor - specified algorithm supported (0000h means none exists) na 18h 0000h 19h 0000h address for alternate algorithm extended query table (0000h means none exists) na 1ah 0000h
m28w640ct, m28w640cb 40/54 table 28. cfi query system interface information offset data description value 1bh 0027h v dd logic supply minimum program/erase or write voltage bit 7 to 4 bcd value in volts bit 3 to 0 bcd value in 100 mv 2.7v 1ch 0036h v dd logic supply maximum program/erase or write voltage bit 7 to 4 bcd value in volts bit 3 to 0 bcd value in 100 mv 3.6v 1dh 00b4h v pp [programming] supply minimum program/erase voltage bit 7 to 4 hex value in volts bit 3 to 0 bcd value in 100 mv 11.4v 1eh 00c6h v pp [programming] supply maximum program/erase voltage bit 7 to 4 hex value in volts bit 3 to 0 bcd value in 100 mv 12.6v 1fh 0004h typical time-out per single word program = 2 n s 16s 20h 0004h typical time-out for double word program = 2 n s 16s 21h 000ah typical time-out per individual block erase = 2 n ms 1s 22h 0000h typical time-out for full chip erase = 2 n ms na 23h 0005h maximum time-out for word program = 2 n times typical 512s 24h 0005h maximum time-out for double/quadruple word program = 2 n times typical 512s 25h 0003h maximum time-out per individual block erase = 2 n times typical 8s 26h 0000h maximum time-out for chip erase = 2 n times typical na
41/54 m28w640ct, m28w640cb table 29. device geometry definition offset word mode data description value 27h 0032h device size = 2 n in number of bytes 8 mbyte 28h 29h 0001h 0000h flash device interface code description x16 async. 2ah 2bh 0002h 0000h maximum number of bytes in multi-byte program or page = 2 n 4 2ch 0002h number of erase block regions within the device. it specifies the number of regions within the device containing contiguous erase blocks of the same size. 2 m28w640ct 2dh 2eh 007eh 0000h region 1 information number of identical-size erase block = 007eh+1 127 2fh 30h 0000h 0001h region 1 information block size in region 1 = 0100h * 256 byte 64 kbyte 31h 32h 0007h 0000h region 2 information number of identical-size erase block = 0007h+1 8 33h 34h 0020h 0000h region 2 information block size in region 2 = 0020h * 256 byte 8 kbyte m28w640cb 2dh 2eh 0007h 0000h region 1 information number of identical-size erase block = 0007h+1 8 2fh 30h 0020h 0000h region 1 information block size in region 1 = 0020h * 256 byte 8 kbyte 31h 32h 007eh 0000h region 2 information number of identical-size erase block = 007eh=1 127 33h 34h 0000h 0001h region 2 information block size in region 2 = 0100h * 256 byte 64 kbyte
m28w640ct, m28w640cb 42/54 table 30. primary algorithm-specific extended query table note: 1. see table 27, offset 15 for p pointer definition. offset p = 35h (1) data description value (p+0)h = 35h 0050h primary algorithm extended query table unique ascii string pri "p" (p+1)h = 36h 0052h "r" (p+2)h = 37h 0049h "i" (p+3)h = 38h 0031h major version number, ascii "1" (p+4)h = 39h 0030h minor version number, ascii "0" (p+5)h = 3ah 0066h extended query table contents for primary algorithm. address (p+5)h contains less significant byte. bit 0 chip erase supported (1 = yes, 0 = no) bit 1 suspend erase supported (1 = yes, 0 = no) bit 2 suspend program supported (1 = yes, 0 = no) bit 3 legacy lock/unlock supported (1 = yes, 0 = no) bit 4 queued erase supported (1 = yes, 0 = no) bit 5 instant individual block locking supported (1 = yes, 0 = no) bit 6 protection bits supported (1 = yes, 0 = no) bit 7 page mode read supported (1 = yes, 0 = no) bit 8 synchronous read supported (1 = yes, 0 = no) bit 31 to 9 reserved; undefined bits are 0 no yes yes no no yes yes no no (p+6)h = 3bh 0000h (p+7)h = 3ch 0000h (p+8)h = 3dh 0000h (p+9)h = 3eh 0001h supported functions after suspend read array, read status register and cfi query are always supported during erase or program operation bit 0 program supported after erase suspend (1 = yes, 0 = no) bit 7 to 1 reserved; undefined bits are 0 yes (p+a)h = 3fh 0003h block lock status defines which bits in the block status register section of the query are implemented. address (p+a)h contains less significant byte bit 0 block lock status register lock/unlock bit active(1 = yes, 0 = no) bit 1 block lock status register lock-down bit active (1 = yes, 0 = no) bit 15 to 2 reserved for future use; undefined bits are 0 yes yes (p+b)h = 40h 0000h (p+c)h = 41h 0030h v dd logic supply optimum program/erase voltage (highest performance) bit 7 to 4 hex value in volts bit 3 to 0 bcd value in 100 mv 3v (p+d)h = 42h 00c0h v pp supply optimum program/erase voltage bit 7 to 4 hex value in volts bit 3 to 0 bcd value in 100 mv 12v (p+e)h = 43h 0001h number of protection register fields in jedec id space. "00h," indicates that 256 protection bytes are available 01 (p+f)h = 44h 0080h protection field 1: protection description this field describes user-available one time programmable (otp) protection register bytes. some are pre-programmed with device unique serial numbers. others are user programmable. bits 0C15 point to the protection register lock byte, the sections first byte. the following bytes are factory pre-programmed and user-programmable. bit 0 to 7 lock/bytes jedec-plane physical low address bit 8 to 15 lock/bytes jedec-plane physical high address bit 16 to 23 "n" such that 2 n = factory pre-programmed bytes bit 24 to 31 "n" such that 2 n = user programmable bytes 80h (p+10)h = 45h 0000h 00h (p+11)h = 46h 0003h 8 byte (p+12)h = 47h 0004h 16 byte (p+13)h = 48h reserved
43/54 m28w640ct, m28w640cb table 31. security code area offset data description 80h 00xx protection register lock 81h xxxx 64 bits: unique device number 82h xxxx 83h xxxx 84h xxxx 85h xxxx 128 bits: user programmable otp 86h xxxx 87h xxxx 88h xxxx 89h xxxx 8ah xxxx 8bh xxxx 8ch xxxx
m28w640ct, m28w640cb 44/54 appendix c. flowcharts and pseudo codes figure 17. program flowchart and pseudo code note: 1. status check of b1 (protected block), b3 (v pp invalid) and b4 (program error) can be made after each program operation or after a sequence. 2. if an error is found, the status register must be cleared before further program/erase controller operations. write 40h or 10h ai03538b start write address & data read status register yes no b7 = 1 yes no b3 = 0 no b4 = 0 v pp invalid error (1, 2) program error (1, 2) program_command (addresstoprogram, datatoprogram) {: writetoflash (any_address, 0x40) ; /*or writetoflash (any_address, 0x10) ; */ do { status_register=readflash (any_address) ; /* e or g must be toggled*/ } while (status_register.b7== 0) ; if (status_register.b3==1) /*vpp invalid error */ error_handler ( ) ; yes end yes no b1 = 0 program to protected block error (1, 2) writetoflash (addresstoprogram, datatoprogram) ; /*memory enters read status state after the program command*/ if (status_register.b4==1) /*program error */ error_handler ( ) ; if (status_register.b1==1) /*program to protect block error */ error_handler ( ) ; }
45/54 m28w640ct, m28w640cb figure 18. double word program flowchart and pseudo code note: 1. status check of b1 (protected block), b3 (v pp invalid) and b4 (program error) can be made after each program operation or after a sequence. 2. if an error is found, the status register must be cleared before further program/erase operations. 3. address 1 and address 2 must be consecutive addresses differing only for bit a0. write 30h ai03539b start write address 1 & data 1 (3) read status register yes no b7 = 1 yes no b3 = 0 no b4 = 0 v pp invalid error (1, 2) program error (1, 2) yes end yes no b1 = 0 program to protected block error (1, 2) write address 2 & data 2 (3) double_word_program_command (addresstoprogram1, datatoprogram1, addresstoprogram2, datatoprogram2) { writetoflash (any_address, 0x30) ; writetoflash (addresstoprogram1, datatoprogram1) ; /*see note (3) */ writetoflash (addresstoprogram2, datatoprogram2) ; /*see note (3) */ /*memory enters read status state after the program command*/ do { status_register=readflash (any_address) ; /* e or g must be toggled*/ } while (status_register.b7== 0) ; if (status_register.b3==1) /*vpp invalid error */ error_handler ( ) ; if (status_register.b4==1) /*program error */ error_handler ( ) ; if (status_register.b1==1) /*program to protect block error */ error_handler ( ) ; }
m28w640ct, m28w640cb 46/54 figure 19. quadruple word program flowchart and pseudo code note: 1. status check of b1 (protected block), b3 (v pp invalid) and b4 (program error) can be made after each program operation or after a sequence. 2. if an error is found, the status register must be cleared before further program/erase operations. 3. address 1 to address 4 must be consecutive addresses differing only for bits a0 and a1. write 55h ai04398 start write address 1 & data 1 (3) read status register yes no b7 = 1 yes no b3 = 0 no b4 = 0 v pp invalid error (1, 2) program error (1, 2) yes end yes no b1 = 0 program to protected block error (1, 2) write address 2 & data 2 (3) quadruple_word_program_command (addresstoprogram1, datatoprogram1, addresstoprogram2, datatoprogram2, addresstoprogram3, datatoprogram3, addresstoprogram4, datatoprogram4) { writetoflash (any_address, 0x55) ; writetoflash (addresstoprogram1, datatoprogram1) ; /*see note (3) */ writetoflash (addresstoprogram2, datatoprogram2) ; /*see note (3) */ writetoflash (addresstoprogram3, datatoprogram3) ; /*see note (3) */ writetoflash (addresstoprogram4, datatoprogram4) ; /*see note (3) */ /*memory enters read status state after the program command*/ do { status_register=readflash (any_address) ; /* e or g must be toggled*/ } while (status_register.b7== 0) ; if (status_register.b3==1) /*vpp invalid error */ error_handler ( ) ; if (status_register.b4==1) /*program error */ error_handler ( ) ; if (status_register.b1==1) /*program to protect block error */ error_handler ( ) ; } write address 3 & data 3 (3) write address 4 & data 4 (3)
47/54 m28w640ct, m28w640cb figure 20. program suspend & resume flowchart and pseudo code write 70h ai03540b read status register yes no b7 = 1 yes no b2 = 1 program continues write d0h read data from another address start write b0h program complete write ffh read data program_suspend_command ( ) { writetoflash (any_address, 0xb0) ; writetoflash (any_address, 0x70) ; /* read status register to check if program has already completed */ do { status_register=readflash (any_address) ; /* e or g must be toggled*/ } while (status_register.b7== 0) ; if (status_register.b2==0) /*program completed */ { writetoflash (any_address, 0xff) ; read_data ( ) ; /*read data from another block*/ /*the device returns to read array (as if program/erase suspend was not issued).*/ } else { writetoflash (any_address, 0xff) ; read_data ( ); /*read data from another address*/ writetoflash (any_address, 0xd0) ; /*write 0xd0 to resume program*/ } } write ffh
m28w640ct, m28w640cb 48/54 figure 21. erase flowchart and pseudo code note: if an error is found, the status register must be cleared before further program/erase operations. write 20h ai03541b start write block address & d0h read status register yes no b7 = 1 yes no b3 = 0 yes b4, b5 = 1 v pp invalid error (1) command sequence error (1) no no b5 = 0 erase error (1) end yes no b1 = 0 erase to protected block error (1) yes erase_command ( blocktoerase ) { writetoflash (any_address, 0x20) ; writetoflash (blocktoerase, 0xd0) ; /* only a12-a20 are significannt */ /* memory enters read status state after the erase command */ } while (status_register.b7== 0) ; do { status_register=readflash (any_address) ; /* e or g must be toggled*/ if (status_register.b3==1) /*vpp invalid error */ error_handler ( ) ; if ( (status_register.b4==1) && (status_register.b5==1) ) /* command sequence error */ error_handler ( ) ; if (status_register.b1==1) /*program to protect block error */ error_handler ( ) ; if ( (status_register.b5==1) ) /* erase error */ error_handler ( ) ; }
49/54 m28w640ct, m28w640cb figure 22. erase suspend & resume flowchart and pseudo code write 70h ai03542b read status register yes no b7 = 1 yes no b6 = 1 erase continues write d0h read data from another block or program/protection program or block protect/unprotect/lock start write b0h erase complete write ffh read data write ffh erase_suspend_command ( ) { writetoflash (any_address, 0xb0) ; writetoflash (any_address, 0x70) ; /* read status register to check if erase has already completed */ do { status_register=readflash (any_address) ; /* e or g must be toggled*/ } while (status_register.b7== 0) ; if (status_register.b6==0) /*erase completed */ { writetoflash (any_address, 0xff) ; read_data ( ) ; /*read data from another block*/ /*the device returns to read array (as if program/erase suspend was not issued).*/ } else { writetoflash (any_address, 0xff) ; read_program_data ( ); /*read or program data from another address*/ writetoflash (any_address, 0xd0) ; /*write 0xd0 to resume erase*/ } }
m28w640ct, m28w640cb 50/54 figure 23. locking operations flowchart and pseudo code write 01h, d0h or 2fh ai04364 read block lock states yes no locking change confirmed? start write 60h locking_operation_command (address, lock_operation) { writetoflash (any_address, 0x60) ; /*configuration setup*/ if (readflash (address) ! = locking_state_expected) error_handler () ; /*check the locking state (see read block signature table )*/ writetoflash (any_address, 0xff) ; /*reset to read array mode*/ } write ffh write 90h end if (lock_operation==lock) /*to protect the block*/ writetoflash (address, 0x01) ; else if (lock_operation==unlock) /*to unprotect the block*/ writetoflash (address, 0xd0) ; else if (lock_operation==lock-down) /*to lock the block*/ writetoflash (address, 0x2f) ; writetoflash (any_address, 0x90) ;
51/54 m28w640ct, m28w640cb figure 24. protection register program flowchart and pseudo code note: 1. status check of b1 (protected block), b3 (v pp invalid) and b4 (program error) can be made after each program operation or after a sequence. 2. if an error is found, the status register must be cleared before further program/erase controller operations. write c0h ai04381 start write address & data read status register yes no b7 = 1 yes no b3 = 0 no b4 = 0 v pp invalid error (1, 2) program error (1, 2) protection_register_program_command (addresstoprogram, datatoprogram) {: writetoflash (any_address, 0xc0) ; do { status_register=readflash (any_address) ; /* e or g must be toggled*/ } while (status_register.b7== 0) ; if (status_register.b3==1) /*vpp invalid error */ error_handler ( ) ; yes end yes no b1 = 0 program to protected block error (1, 2) writetoflash (addresstoprogram, datatoprogram) ; /*memory enters read status state after the program command*/ if (status_register.b4==1) /*program error */ error_handler ( ) ; if (status_register.b1==1) /*program to protect block error */ error_handler ( ) ; }
m28w640ct, m28w640cb 52/54 appendix d. command interface and program/erase controller state table 32. write state machine current/next, sheet 1 of 2. note: cmd = command, elect.sg. = electronic signature, ers = erase, prog. = program, prot = protection, sus = suspend. current state sr bit 7 data when read command input (and next state) read array (ffh) program setup (10/40h) erase setup (10/40h) erase confirm (d0h) prog/ers suspend (b0h) prog/ers resume (d0h) read status (70h) clear status (50h) read array 1 array read array prog.setup ers. setup read array read sts. read array read status 1 status read array program setup erase setup read array read status read array read elect.sg. 1 electronic signature read array program setup erase setup read array read status read array read cfi query 1 cfi read array program setup erase setup read array read status read array lock setup 1 status lock command error lock (complete) lock cmd error lock (complete) lock command error lock cmd error 1 status read array program setup erase setup read array read status read array lock (complete) 1 status read array program setup erase setup read array read status read array prot. prog. setup 1 status protection register program prot. prog. (continue) 0 status protection register program continue prot. prog. (complete) 1 status read array program setup erase setup read array read status read array prog. setup 1 status program program (continue) 0 status program (continue) prog. sus read sts program (continue) prog. sus status 1 status prog. sus read array program suspend to read array program (continue) prog. sus read array program (continue) prog. sus read sts prog. sus read array prog. sus read array 1 array prog. sus read array program suspend to read array program (continue) prog. sus read array program (continue) prog. sus read sts prog. sus read array prog. sus read elect.sg. 1 electronic signature prog. sus read array program suspend to read array program (continue) prog. sus read array program (continue) prog. sus read sts prog. sus read array prog. sus read cfi 1 cfi prog. sus read array program suspend to read array program (continue) prog. sus read array program (continue) prog. sus read sts prog. sus read array program (complete) 1 status read array program setup erase setup read array read status read array erase setup 1 status erase command error erase (continue) erase cmderror erase (continue) erase command error erase cmd.error 1 status read array program setup erase setup read array read status read array erase (continue) 0 status erase (continue) erase sus read sts erase (continue) erase sus read sts 1 status erase sus read array program setup erase sus read array erase (continue) erase sus read array erase (continue) erase sus read sts erase sus read array erase sus read array 1 array erase sus read array program setup erase sus read array erase (continue) erase sus read array erase (continue) erase sus read sts erase sus read array erase sus read elect.sg. 1 electronic signature erase sus read array program setup erase sus read array erase (continue) erase sus read array erase (continue) erase sus read sts erase sus read array erase sus read cfi 1 cfi erase sus read array program setup erase sus read array erase (continue) erase sus read array erase (continue) erase sus read sts erase sus read array erase (complete) 1 status read array program setup erase setup read array read status read array
53/54 m28w640ct, m28w640cb table 33. write state machine current/next, sheet 2 of 2. note: cmd = command, elect.sg. = electronic signature, prog. = program, prot = protection. current state command input (and next state) read elect.sg. (90h) read cfi query (98h) lock setup (60h) prot. prog. setup (c0h) lock confirm (01h) lock down confirm (2fh) unlock confirm (d0h) read array read elect.sg. read cfi query lock setup prot. prog. setup read array read status read elect.sg. read cfi query lock setup prot. prog. setup read array read elect.sg. read elect.sg. read cfi query lock setup prot. prog. setup read array read cfi query read elect.sg. read cfi query lock setup prot. prog. setup read array lock setup lock command error lock (complete) lock cmd error read elect.sg. read cfi query lock setup prot. prog. setup read array lock (complete) read elect.sg. read cfi query lock setup prot. prog. setup read array prot. prog. setup protection register program prot. prog. (continue) protection register program (continue) prot. prog. (complete) read elect.sg. read cfi query lock setup prot. prog. setup read array prog. setup program program (continue) program (continue) prog. suspend read status prog. suspend read elect.sg. prog. suspend read cfi query program suspend read array program (continue) prog. suspend read array prog. suspend read elect.sg. prog. suspend read cfi query program suspend read array program (continue) prog. suspend read elect.sg. prog. suspend read elect.sg. prog. suspend read cfi query program suspend read array program (continue) prog. suspend read cfi prog. suspend read elect.sg. prog. suspend read cfi query program suspend read array program (continue) program (complete) read elect.sg. read cfiquery lock setup prot. prog. setup read array erase setup erase command error erase (continue) erase cmd.error read elect.sg. read cfi query lock setup prot. prog. setup read array erase (continue) erase (continue) erase suspend read ststus erase suspend read elect.sg. erase suspend read cfi query lock setup erase suspend read array erase (continue) erase suspend read array erase suspend read elect.sg. erase suspend read cfi query lock setup erase suspend read array erase (continue) erase suspend read elect.sg. erase suspend read elect.sg. erase suspend read cfi query lock setup erase suspend read array erase (continue) erase suspend read cfi query erase suspend read elect.sg. erase suspend read cfi query lock setup erase suspend read array erase (continue) erase (complete) read elect.sg. read cfi query lock setup prot. prog. setup read array
m28w640ct, m28w640cb 54/54 information furnished is believed to be accurate and reliable. however, stmicroelectronics assumes no responsibility for the consequences of use of such information nor for any infringement of patents or other rights of third parties which may result from its use. no license is granted by implication or otherwise under any patent or patent rights of stmicroelectronics. specifications mentioned in this publication are subject to change without notice. this publication supersedes and replaces all information previously supplied. stmicroelectronics products are not authorized for use as critical components in life support devices or systems without express written approval of stmicroelectronics. the st logo is registered trademark of stmicroelectronics all other names are the property of their respective owners. ? 2001 stmicroelectronics - all rights reserved stmicroelectronics group of companies austalia - brazil - canada - china - finland - france - germany - hong kong - india - israel - italy - japan - malaysia - malta - morocco - singapore - spain - sweden - switzerland - united kingdom - united states www.st.com


▲Up To Search▲   

 
Price & Availability of M28W640C-ZBT

All Rights Reserved © IC-ON-LINE 2003 - 2022  

[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy]
Mirror Sites :  [www.datasheet.hk]   [www.maxim4u.com]  [www.ic-on-line.cn] [www.ic-on-line.com] [www.ic-on-line.net] [www.alldatasheet.com.cn] [www.gdcy.com]  [www.gdcy.net]


 . . . . .
  We use cookies to deliver the best possible web experience and assist with our advertising efforts. By continuing to use this site, you consent to the use of cookies. For more information on cookies, please take a look at our Privacy Policy. X